Design a half wave rectifier fed with a sinusoidal input voltage of 24V peak-to-peak amplitude, zero average, and 1kHz frequency. Assume the diode to be ideal. Let the load resistance R = 100 ohms and capacitor C = 100 uF. Find the average dc output voltage, the average diode current during conduction and the maximum current. Verify all your results by simulation. Paste your calculation and simulated circuits (with and without filter capacitor) along with the graphs in the PDF document.





Without filter

$$V_{p} = 24V$$

$$V_{de out avg} = \frac{V_{?}}{II} = \frac{24}{II} = 7.639 V$$

$$V_{de out avg} = \frac{V_{de out avg}}{R} = \frac{7.639}{100} = 0.076394$$

$$V_{de out avg} = \frac{V_{P}}{R} = \frac{24}{100} = 0.24 A$$





$$V_{R} = \frac{V_{P}}{fRc} = \frac{24}{10 \, dA} \times 144 \times$$

= 6.983 A

Design the common emitter configuration of BJT. Take Vcc = 12V, Rc = 2 Kohm, Rb = 5 Kohm. Take Vbb = 0.2V, 0.7, 1V, 2.5V and 5V and measure Ic, Vce and Ib. Take screenshots of each reading. Using these data, find out the value of current gain (Beta) in the active region. Perform all the necessary calculations and attach the screenshots of circuit, all the readings and graphs in a PDF document.















$$\beta \text{ avg} = \frac{3.106 + 100 + 100 + 17.759 + 7.151}{5} = 45.603$$

Design and simulate a MOSFET switching circuit using the model 2N7000G (An enhancement type N – channel MOSFET available in Multisim live). Values are VDD = 5V, RL =  $30\Omega$  (Load Resistance), Rin (rather say Rg ) =  $1k\Omega$ . Now use Vgs = 1V, 3V, 5V, 10V and 25V separately. Use probes to measure id and Vds. Observe the changes in circuit. Take snapshots of Schematic as well as graphs. Find the approximate integer value of Vth by observing the graphs. Also describe the working of this circuit. Put it all together in a PDF document.



When Vgs = 1V



### When Vgs = 3V



### When Vgs = 5V



When Vgs = 10V



When Vgs = 25V



From above graphs we observe that the approximate integer value of Vth is 3V (Actual is somewhere around 2.1V-2.5V)

# **Working Of N Channel Enhancement Type MOSFET as a Switch**

In the above circuit arrangement, an Enhancement mode N channel MOSFET is being used as a switch to turn the device "ON" and "OFF". The gate input voltage Vgs is taken to an appropriate positive voltage level to turn the device and therefore the load either "ON", (Vgs = +ve) or at a zero-voltage level that turns the device "OFF", (Vgs = 0V).

# **Cut-off Region**

Here the operating conditions of the transistor are zero input gate voltage (Vgs), zero drain current Id and output voltage Vds = Vdd. Therefore, for an enhancement type MOSFET the conductive channel is closed, and the device is switched "OFF".

# **Cut-off Characteristics**

- The input and Gate are grounded (0V)
- Gate-source voltage less than threshold voltage Vgs < Vth
- MOSFET is "OFF" (Cut-off region)
- No Drain current flows (Id = 0A)
- Vout = Vds = Vdd = "1"
- MOSFET operates as an "open switch"

Then we can define the cut-off region or "OFF mode" when using a MOSFET as a switch as being, gate voltage, Vgs < Vth thus Id = 0

# **Saturation Region**

In the saturation or linear region, the transistor will be biased so that the maximum amount of gate voltage is applied to the device which results in the channel resistance Rds being as small as possible with maximum drain current flowing through the MOSFET switch. Therefore, for the enhancement type MOSFET the conductive channel is open, and the device is switched "ON".

### **Saturation Characteristics**

- The input and Gate are connected to Vdd
- Gate-source voltage is much greater than threshold voltage Vgs > Vth
- MOSFET is "ON" (saturation region)
- Max Drain current flows (Id = Vdd / RL)
- Vds = 0V (ideal saturation)
- Min channel resistance Rds  $< 0.1\Omega$
- Vout = Vds ≅ 0.2V due to Rds
- MOSFET operates as a low resistance "closed switch"

Then we can define the saturation region or "ON mode" when using a MOSFET as a switch as gate-source voltage, Vgs > Vth thus Id = Maximum.

Design a full adder circuit using logic gates. Make the truth table and derive the simplified Boolean expression using K-map. Show the derivations. Take snapshots of Schematic. Put it all together in a PDF document.







Reduce the expression F = A[B + C'(AB + AC')'] and show the derivation. Design and simulate a circuit for the expression and verify the reduced expression. Take snapshots of Schematic and derivation. Put it all together in a PDF document.





# **LINK TO MY CIRCUITS**

Question 1 - Half Wave Rectifier Without Filter

Half Wave Rectifier Without Filter - Multisim Live

Half Wave Rectifier With Filter

Half Wave Rectifier With Filter - Multisim Live

Question 2 - BJT Common Emitter

BJT Common Emitter - Multisim Live

Question 3 - n-MOSFET as Switch

n-MOSFET as Switch - Multisim Live

Question 4 - Full Adder

Full Adder - Multisim Live

Question 5 - Logic Expression

**Logic Expression - Multisim Live**